Invention Grant
- Patent Title: Hardened memory cell
- Patent Title (中): 硬化记忆体
-
Application No.: US11988049Application Date: 2006-07-05
-
Publication No.: US07990759B2Publication Date: 2011-08-02
- Inventor: Michel Nicolaidis , Renaud Perez
- Applicant: Michel Nicolaidis , Renaud Perez
- Applicant Address: FR Grenoble
- Assignee: IROC Technologies
- Current Assignee: IROC Technologies
- Current Assignee Address: FR Grenoble
- Agency: Oliff & Berridge, PLC
- Priority: FR0507147 20050705
- International Application: PCT/FR2006/001590 WO 20060705
- International Announcement: WO2007/006909 WO 20070118
- Main IPC: G11C11/00
- IPC: G11C11/00

Abstract:
The memory cell comprises first and second inverter circuits, connected in a loop. First and second decoupling transistors, normally turned off outside the write phases, are respectively connected between an output of the second inverter circuit and first and second inputs of the first inverter circuit. The memory cell is thereby protected against transient disturbances due to ionizing particles. The gates of the decoupling transistors are preferably respectively connected to a supply voltage for the P-type decoupling transistors and grounded for the N-type decoupling transistors.
Public/Granted literature
- US20080253180A1 Hardened Memory Cell Public/Granted day:2008-10-16
Information query