Invention Grant
- Patent Title: Delay locked loop circuit of semiconductor device
- Patent Title (中): 半导体器件的延迟锁定环路
-
Application No.: US12262517Application Date: 2008-10-31
-
Publication No.: US07990785B2Publication Date: 2011-08-02
- Inventor: Hee-Woong Song , Kun-Woo Park , Yong-Ju Kim , Ic-Su Oh , Hyung-Soo Kim , Tae-Jin Hwang , Hae-Rang Choi , Ji-Wang Lee
- Applicant: Hee-Woong Song , Kun-Woo Park , Yong-Ju Kim , Ic-Su Oh , Hyung-Soo Kim , Tae-Jin Hwang , Hae-Rang Choi , Ji-Wang Lee
- Applicant Address: KR Gyeonggi-do
- Assignee: Hynix Semiconductor Inc.
- Current Assignee: Hynix Semiconductor Inc.
- Current Assignee Address: KR Gyeonggi-do
- Agency: IP & T Group LLP
- Priority: KR10-2007-0111758 20071102
- Main IPC: G11C7/00
- IPC: G11C7/00

Abstract:
A semiconductor memory device includes a delay locked loop circuit that can control input/output timing of data according to a system clock of a high frequency. The semiconductor memory device includes a phase comparator configured to detect a phase difference between an internal clock and a reference clock to output a state signal having a pulse width corresponding to the detected phase difference, a phase adjuster configured to generate a digital code for determining a delay time corresponding to the state signal for locking a phase of the internal clock, a digital-to-analog converter configured to convert the digital code to an analog voltage, and a multiphase delay signal generator configured to delay the internal clock according to a bias voltage corresponding to the analog voltage to feed back the delayed internal clock as the internal clock and generate multiphase delay signals.
Public/Granted literature
- US20090116306A1 DELAY LOCKED LOOP CIRCUIT OF SEMICONDUCTOR DEVICE Public/Granted day:2009-05-07
Information query