Invention Grant
- Patent Title: Memory apparatus
- Patent Title (中): 存储设备
-
Application No.: US12504211Application Date: 2009-07-16
-
Publication No.: US07994562B2Publication Date: 2011-08-09
- Inventor: Hajime Nakabayashi , Yasushi Akasaka , Tetsuya Shibata
- Applicant: Hajime Nakabayashi , Yasushi Akasaka , Tetsuya Shibata
- Applicant Address: JP
- Assignee: Tokyo Electron Limited
- Current Assignee: Tokyo Electron Limited
- Current Assignee Address: JP
- Agency: Cantor Colburn LLP
- Priority: JP2008-184786 20080716
- Main IPC: H01L29/04
- IPC: H01L29/04

Abstract:
The memory apparatus includes a memory device including a gate insulating layer formed on a silicon substrate by sequentially stacking a tunnel oxide layer, a charge trap layer, and a block oxide layer in this order, on the silicon substrate. In addition, a gate electrode is formed on the gate insulating layer. The block oxide layer is formed by stacking a first block oxide layer and a second block oxide layer, wherein the first block oxide layer is adjacent to the charge trap layer and the second block oxide layer is adjacent to the gate electrode. The second block oxide layer is formed of a dielectric material having higher permittivity than that of the first block oxide layer and having higher electron affinity than that of the first block oxide layer.
Public/Granted literature
- US20100013000A1 MEMORY APPARATUS Public/Granted day:2010-01-21
Information query
IPC分类: