Invention Grant
- Patent Title: Semiconductor memory device
- Patent Title (中): 半导体存储器件
-
Application No.: US12624272Application Date: 2009-11-23
-
Publication No.: US07995377B2Publication Date: 2011-08-09
- Inventor: Masanao Yamaoka , Takayuki Kawahara
- Applicant: Masanao Yamaoka , Takayuki Kawahara
- Applicant Address: JP Kawasaki-shi
- Assignee: Renesas Electronics Corporation
- Current Assignee: Renesas Electronics Corporation
- Current Assignee Address: JP Kawasaki-shi
- Agency: Miles & Stockbridge P.C.
- Priority: JP2005-290889 20051004
- Main IPC: G11C11/00
- IPC: G11C11/00 ; G11C11/34 ; G11C5/06 ; G11C5/14

Abstract:
An object of the present invention is to provide a technique of reducing the power consumption of an entire low power consumption SRAM LSI circuit employing scaled-down transistors and of increasing the stability of read and write operations on the memory cells by reducing the subthreshold leakage current and the leakage current flowing from the drain electrode to the substrate electrode.Another object of the present invention is to provide a technique of preventing an increase in the number of transistors in a memory cell and thereby preventing an increase in the cell area.Still another object of the present invention is to provide a technique of ensuring stable operation of an SRAM memory cell made up of SOI or FD-SOI transistors having a BOX layer by controlling the potentials of the wells under the BOX layers of the drive transistors.
Public/Granted literature
- US20100065911A1 SEMICONDUCTOR MEMORY DEVICE Public/Granted day:2010-03-18
Information query