Invention Grant
- Patent Title: Multithreaded clustered microarchitecture with dynamic back-end assignment
- Patent Title (中): 具有动态后端分配的多线程集群微架构
-
Application No.: US12351780Application Date: 2009-01-09
-
Publication No.: US07996617B2Publication Date: 2011-08-09
- Inventor: Fernando Latorre , Jose Gonzalez , Antonio Gonzalez
- Applicant: Fernando Latorre , Jose Gonzalez , Antonio Gonzalez
- Applicant Address: US CA Santa Clara
- Assignee: Intel Corporation
- Current Assignee: Intel Corporation
- Current Assignee Address: US CA Santa Clara
- Agency: Kenyon & Kenyon LLP
- Main IPC: G06F12/00
- IPC: G06F12/00 ; G06F13/00 ; G06F3/00

Abstract:
A multithreaded clustered microarchitecture with dynamic back-end assignment is presented. A processing system may include a plurality of instruction caches and front-end units each to process an individual thread from a corresponding one of the instruction caches, a plurality of back-end units, and an interconnect network to couple the front-end and back-end units. A method may include measuring a performance metric of a back-end unit, comparing the measurement to a first value, and reassigning, or not, the back-end unit according to the comparison. Computer systems according to embodiments of the invention may include: a random access memory; a system bus; and a processor having a plurality of instruction caches, a plurality of front-end units each to process an individual thread from a corresponding one of the instruction caches; a plurality of back-end units; and an interconnect network coupled to the plurality of front-end units and the plurality of back-end units.
Public/Granted literature
- US20090119457A1 MULTITHREADED CLUSTERED MICROARCHITECTURE WITH DYNAMIC BACK-END ASSIGNMENT Public/Granted day:2009-05-07
Information query