Invention Grant
US08008187B2 Method for reducing dielectric overetch using a dielectric etch stop at a planar surface
有权
在平坦表面使用电介质蚀刻停止来减少介电过程的方法
- Patent Title: Method for reducing dielectric overetch using a dielectric etch stop at a planar surface
- Patent Title (中): 在平坦表面使用电介质蚀刻停止来减少介电过程的方法
-
Application No.: US12849292Application Date: 2010-08-03
-
Publication No.: US08008187B2Publication Date: 2011-08-30
- Inventor: Samuel V. Dunton , Christopher J. Petti , Usha Raghuram
- Applicant: Samuel V. Dunton , Christopher J. Petti , Usha Raghuram
- Applicant Address: US CA Milpitas
- Assignee: SanDisk 3D LLC
- Current Assignee: SanDisk 3D LLC
- Current Assignee Address: US CA Milpitas
- Agency: Dugan & Dugan, PC
- Main IPC: H01L21/4763
- IPC: H01L21/4763

Abstract:
A substantially planar surface coexposes conductive or semiconductor features and a dielectric etch stop material. A second dielectric material, different from the dielectric etch stop material, is deposited on the substantially planar surface. A selective etch etches a hole or trench in the second dielectric material, so that the etch stops on the conductive or semiconductor feature and the dielectric etch stop material. In a preferred embodiment the substantially planar surface is formed by filling gaps between the conductive or semiconductor features with a first dielectric such as oxide, recessing the oxide, filling with a second dielectric such as nitride, then planarizing to coexpose the nitride and the conductive or semiconductor features.
Public/Granted literature
- US20100297834A1 METHOD FOR REDUCING DIELECTRIC OVERETCH USING A DIELECTRIC ETCH STOP AT A PLANAR SURFACE Public/Granted day:2010-11-25
Information query
IPC分类: