Invention Grant
US08008948B2 Peak voltage detector circuit and binarizing circuit including the same circuit
有权
峰值电压检测电路和二值化电路包括相同电路
- Patent Title: Peak voltage detector circuit and binarizing circuit including the same circuit
- Patent Title (中): 峰值电压检测电路和二值化电路包括相同电路
-
Application No.: US12000304Application Date: 2007-12-11
-
Publication No.: US08008948B2Publication Date: 2011-08-30
- Inventor: Yasuaki Makino , Hiroshi Okada , Reiji Iwamoto , Nobukazu Oba , Shinji Nakatani , Norikazu Ohta , Hideki Hosokawa
- Applicant: Yasuaki Makino , Hiroshi Okada , Reiji Iwamoto , Nobukazu Oba , Shinji Nakatani , Norikazu Ohta , Hideki Hosokawa
- Applicant Address: JP Kariya
- Assignee: DENSO CORPORATION
- Current Assignee: DENSO CORPORATION
- Current Assignee Address: JP Kariya
- Agency: Posz Law Group, PLC
- Priority: JP2006-186892 20060706; JP2007-178498 20070706
- Main IPC: G01R19/00
- IPC: G01R19/00 ; G06M1/10

Abstract:
A peak voltage detector circuit detects a peak voltage of an input voltage. The input voltage is input into a first input terminal of a comparator. A counter circuit counts up a counter value in synchronization with a first clock signal, when a signal output from the comparator is in a first state. The counter circuit counts down the counter value in synchronization with a second clock signal. A digital-analog conversion circuit outputs an output voltage corresponding to the counter value, and the output voltage is input into a second input terminal of the comparator. The first clock signal has a wave period shorter than that of the second clock signal.
Public/Granted literature
- US20080211544A1 Peak voltage detector circuit and binarizing circuit including the same circuit Public/Granted day:2008-09-04
Information query