Invention Grant
US08010765B2 Semiconductor memory device and method for controlling clock latency according to reordering of burst data
失效
半导体存储器件和根据突发数据的重排序来控制时钟延迟的方法
- Patent Title: Semiconductor memory device and method for controlling clock latency according to reordering of burst data
- Patent Title (中): 半导体存储器件和根据突发数据的重排序来控制时钟延迟的方法
-
Application No.: US11775780Application Date: 2007-07-10
-
Publication No.: US08010765B2Publication Date: 2011-08-30
- Inventor: Joo-Sun Choi , Won-Chang Jung , Hi-Choon Lee , Sung-Min Yim , Chul-Woo Park , Won-Il Bae
- Applicant: Joo-Sun Choi , Won-Chang Jung , Hi-Choon Lee , Sung-Min Yim , Chul-Woo Park , Won-Il Bae
- Applicant Address: KR Yeongtong-gu, Suwon-si, Gyeonggi-do
- Assignee: Samsung Electronics Co., Ltd.
- Current Assignee: Samsung Electronics Co., Ltd.
- Current Assignee Address: KR Yeongtong-gu, Suwon-si, Gyeonggi-do
- Agency: Muir Patent Consulting, PLLC
- Priority: KR10-2006-0066198 20060714
- Main IPC: G06F12/00
- IPC: G06F12/00

Abstract:
In an embodiment, a semiconductor memory device includes a clock latency that can be controlled responsive to whether or not an output order of burst data is reordered. The semiconductor memory device may comprise a control unit and a latency control unit. The control unit may generate a latency control signal having a logic level that varies depending on whether or not an output order of burst data is reordered. The latency control unit may control a latency value in response to the latency control signal. The semiconductor memory device and the method of controlling the latency value responsive to a reordering of the burst data allow for an optimally fast memory access time.
Public/Granted literature
Information query