Invention Grant
US08010927B2 Structure for a stacked power clamp having a BigFET gate pull-up circuit
有权
具有BigFET栅极上拉电路的堆叠式功率钳的结构
- Patent Title: Structure for a stacked power clamp having a BigFET gate pull-up circuit
- Patent Title (中): 具有BigFET栅极上拉电路的堆叠式功率钳的结构
-
Application No.: US12127245Application Date: 2008-05-27
-
Publication No.: US08010927B2Publication Date: 2011-08-30
- Inventor: Robert J. Gauthier, Jr. , Junjun Li
- Applicant: Robert J. Gauthier, Jr. , Junjun Li
- Applicant Address: US NY Armonk
- Assignee: International Business Machines Corporation
- Current Assignee: International Business Machines Corporation
- Current Assignee Address: US NY Armonk
- Agency: Downs Rachlin Martin PLLC
- Main IPC: G06F17/50
- IPC: G06F17/50 ; G06F9/45 ; G06F9/455 ; H01L23/53 ; H01L23/62 ; H01L29/66

Abstract:
Design structure for an electrostatic discharge (ESD) protection circuit for protecting an integrated circuit chip from an ESD event. The design structure for the ESD protection circuit includes a stack of BigFETs, a BigFET gate driver for driving the gates of the BigFETs, and a trigger for triggering the BigFET gate driver to drive the gates of the BigFETs in response to an ESD event. The BigFET gate driver includes gate pull-up circuitry for pulling up the gate of a lower one of the BigFETs. The gate pull-up circuitry is configured so as to obviate the need for a diffusion contact between the stacked BigFETs, resulting in a significant savings in terms of the chip area needed to implement the ESD protection circuit.
Public/Granted literature
- US20090089719A1 Structure for a Stacked Power Clamp Having a BigFET Gate Pull-Up Circuit Public/Granted day:2009-04-02
Information query