Invention Grant
US08013360B2 Semiconductor device having a junction of P type pillar region and N type pillar region
有权
具有P型支柱区域和N型支柱区域的结的半导体器件
- Patent Title: Semiconductor device having a junction of P type pillar region and N type pillar region
- Patent Title (中): 具有P型支柱区域和N型支柱区域的结的半导体器件
-
Application No.: US12764763Application Date: 2010-04-21
-
Publication No.: US08013360B2Publication Date: 2011-09-06
- Inventor: Wataru Saito , Syotaro Ono , Masakatsu Takashita , Yasuto Sumi , Masaru Izumisawa , Hiroshi Ohta , Wataru Sekine
- Applicant: Wataru Saito , Syotaro Ono , Masakatsu Takashita , Yasuto Sumi , Masaru Izumisawa , Hiroshi Ohta , Wataru Sekine
- Applicant Address: JP Tokyo
- Assignee: Kabushiki Kaisha Toshiba
- Current Assignee: Kabushiki Kaisha Toshiba
- Current Assignee Address: JP Tokyo
- Agency: Oblon, Spivak, McClelland, Maier & Neustadt, L.L.P.
- Priority: JP2006-137050 20060516; JP2006-170689 20060620; JP2007-100460 20070406
- Main IPC: H01L29/66
- IPC: H01L29/66

Abstract:
A semiconductor device includes: a semiconductor layer of a first conductivity type; a first semiconductor pillar region of the first conductivity type provided on a major surface of the semiconductor layer; a second semiconductor pillar region of a second conductivity type provided adjacent to the first semiconductor pillar region on the major surface of the semiconductor layer, the second semiconductor pillar region forming a periodic arrangement structure substantially parallel to the major surface of the semiconductor layer together with the first semiconductor pillar region; a first main electrode; a first semiconductor region of the second conductivity type; a second semiconductor region of the first conductivity type; a second main electrode; a control electrode; and a high-resistance semiconductor layer provided on the semiconductor layer in an edge termination section surrounding the first semiconductor pillar region and the second semiconductor pillar region. The high-resistance semiconductor layer has a lower dopant concentration than the first semiconductor pillar region. A boundary region is provided between a device central region and the edge termination section. The first semiconductor pillar region and the second semiconductor pillar region adjacent to the high-resistance semiconductor layer in the boundary region have a depth decreasing stepwise toward the edge termination section.
Public/Granted literature
- US20100200936A1 SEMICONDUCTOR DEVICE Public/Granted day:2010-08-12
Information query
IPC分类: