Invention Grant
- Patent Title: Circuit having an active clock shielding structure and semiconductor intergrated circuit including the same
- Patent Title (中): 具有有源时钟屏蔽结构的电路和包括其的半导体集成电路
-
Application No.: US12381431Application Date: 2009-03-12
-
Publication No.: US08013628B2Publication Date: 2011-09-06
- Inventor: Bong-Hyun Lee , Jung-Yun Choi , Jae-Han Jeon , Kyung-Tae Do
- Applicant: Bong-Hyun Lee , Jung-Yun Choi , Jae-Han Jeon , Kyung-Tae Do
- Applicant Address: KR
- Assignee: Samsung Electronics Co., Ltd.
- Current Assignee: Samsung Electronics Co., Ltd.
- Current Assignee Address: KR
- Agency: Mills & Onello, LLP
- Priority: KR10-2008-0025055 20080318
- Main IPC: H03K17/16
- IPC: H03K17/16 ; H03K19/003

Abstract:
A circuit having an active clock shielding structure includes a logic circuit that receives a clock signal and performs a logic operation based on the clock signal, a power gating circuit that switches a mode of the logic circuit between an active mode and an sleep mode based on a power gating signal, a clock signal transmission line that transmits the clock signal to the logic circuit, and at least one power gating signal transmission line that transmits the power gating signal to the power gating circuit and functions as a shielding line pair with the clock signal transmission line.
Public/Granted literature
Information query