Invention Grant
- Patent Title: Phase adjustment circuit
- Patent Title (中): 相位调整电路
-
Application No.: US11514151Application Date: 2006-09-01
-
Publication No.: US08013650B2Publication Date: 2011-09-06
- Inventor: Shiro Dosho , Shiro Sakiyama , Yusuke Tokunaga , Seiji Watanabe , Hiroshi Koshida
- Applicant: Shiro Dosho , Shiro Sakiyama , Yusuke Tokunaga , Seiji Watanabe , Hiroshi Koshida
- Applicant Address: JP Osaka
- Assignee: Panasonic Corporation
- Current Assignee: Panasonic Corporation
- Current Assignee Address: JP Osaka
- Agency: McDermott Will & Emery LLP
- Priority: JP2005-344218 20051129
- Main IPC: H03H11/16
- IPC: H03H11/16

Abstract:
A phase adjustment circuit includes first to nth two-phase adjustment circuits. Each two-phase adjustment circuit includes a first logic circuit for performing logical sum of two input signals, a second logic circuit for performing logical product of the two input signals, a first delay circuit having a signal delay equal to that of the second logic circuit and configured to delay a signal output from the first logic circuit, and a second delay circuit having a signal delay equal to that of the first logic circuit and configured to delay a signal output from the second logic circuit. Two signals output from two of the two-phase adjustment circuits in a certain stage are input into one of the two-phase adjustment circuits in the next stage.
Public/Granted literature
- US20070121761A1 Phase adjustment circuit Public/Granted day:2007-05-31
Information query