Invention Grant
- Patent Title: Mold design and semiconductor package
- Patent Title (中): 模具设计和半导体封装
-
Application No.: US12125924Application Date: 2008-05-23
-
Publication No.: US08030761B2Publication Date: 2011-10-04
- Inventor: Ravi Kanth Kolan , Hao Liu , Chin Hock Toh
- Applicant: Ravi Kanth Kolan , Hao Liu , Chin Hock Toh
- Applicant Address: SG Singapore
- Assignee: United Test and Assembly Center Ltd.
- Current Assignee: United Test and Assembly Center Ltd.
- Current Assignee Address: SG Singapore
- Agency: Horizon IP Pte Ltd
- Main IPC: H01L23/36
- IPC: H01L23/36

Abstract:
A chip package includes a carrier having a first and a second major surface. The first major surface includes an active region surrounded by an inactive region. The chip package includes contact pads in the active region for mating with chip contacts of a chip. A support structure is disposed on the inactive region of the first major surface. The support structure forms a dam that surrounds the active region. When a chip or chip stack is mounted in the active region, spacing exists between the dam and the chip or chip stack. The spacing creates convention paths for heat dissipation.
Public/Granted literature
- US20080290505A1 MOLD DESIGN AND SEMICONDUCTOR PACKAGE Public/Granted day:2008-11-27
Information query
IPC分类: