Invention Grant
US08035169B2 Semiconductor device with suppressed crystal defects in active areas
有权
具有抑制活性区域晶体缺陷的半导体器件
- Patent Title: Semiconductor device with suppressed crystal defects in active areas
- Patent Title (中): 具有抑制活性区域晶体缺陷的半导体器件
-
Application No.: US12262180Application Date: 2008-10-31
-
Publication No.: US08035169B2Publication Date: 2011-10-11
- Inventor: Hiroshi Ishida , Atsushi Maeda , Minoru Abiko , Takehiko Kijima , Takashi Takeuchi , Shoji Yoshida , Natsuo Yamaguchi , Yasuhiro Kimura , Tetsuya Uchida , Norio Ishitsuka
- Applicant: Hiroshi Ishida , Atsushi Maeda , Minoru Abiko , Takehiko Kijima , Takashi Takeuchi , Shoji Yoshida , Natsuo Yamaguchi , Yasuhiro Kimura , Tetsuya Uchida , Norio Ishitsuka
- Applicant Address: JP Kawasaki-shi
- Assignee: Renesas Electronics Corporation
- Current Assignee: Renesas Electronics Corporation
- Current Assignee Address: JP Kawasaki-shi
- Agency: Miles & Stockbridge P.C.
- Priority: JP2007-304183 20071126
- Main IPC: H01L27/088
- IPC: H01L27/088

Abstract:
A technique that makes it possible to suppress a crystal defect produced in an active area and thereby reduce the fraction defective of semiconductor devices is provided. A first embodiment relates to the planar configuration of SRAM. One of the features of the first embodiment is as illustrated in FIG. 4. That is, on the precondition that the active areas in n-channel MISFET formation regions are all configured in the isolated structure: the width of the terminal sections is made larger than the width of the central parts of the active areas. For example, the terminal sections are formed in an L shape.
Public/Granted literature
- US20090134467A1 SEMICONDUCTOR DEVICE AND A METHOD OF MANUFACTURING THE SAME Public/Granted day:2009-05-28
Information query
IPC分类: