Invention Grant
US08037383B2 Gating circuitry coupling selected scan paths between I/O scan bus
有权
门电路耦合I / O扫描总线之间的所选扫描路径
- Patent Title: Gating circuitry coupling selected scan paths between I/O scan bus
- Patent Title (中): 门电路耦合I / O扫描总线之间的所选扫描路径
-
Application No.: US12966127Application Date: 2010-12-13
-
Publication No.: US08037383B2Publication Date: 2011-10-11
- Inventor: Lee D. Whetsel
- Applicant: Lee D. Whetsel
- Applicant Address: US TX Dallas
- Assignee: Texas Instruments Incorporated
- Current Assignee: Texas Instruments Incorporated
- Current Assignee Address: US TX Dallas
- Agent Lawrence J. Bassuk; W. James Brady; Frederick J. Telecky, Jr.
- Main IPC: G01R31/28
- IPC: G01R31/28

Abstract:
A scan test architecture facilitates low power testing of semiconductor circuits by selectively dividing the serial scan paths into shorter sections. Multiplexers between the sections control connecting the sections into longer or shorted paths. Select and enable signals control the operation of the scan path sections. The output of each scan path passes through a multiplexer to compare circuits on the semiconductor substrate. The compare circuits also receive expected data and mask data. The compare circuits provide a fail flag output from the semiconductor substrate.
Public/Granted literature
- US20110087937A1 CORE CIRCUIT TEST ARCHITECTURE Public/Granted day:2011-04-14
Information query