Invention Grant
US08044695B2 Semiconductor integrated circuit including a master-slave flip-flop
有权
半导体集成电路包括一个主从触发器
- Patent Title: Semiconductor integrated circuit including a master-slave flip-flop
- Patent Title (中): 半导体集成电路包括一个主从触发器
-
Application No.: US12484743Application Date: 2009-06-15
-
Publication No.: US08044695B2Publication Date: 2011-10-25
- Inventor: Takayuki Miyazaki
- Applicant: Takayuki Miyazaki
- Applicant Address: JP Tokyo
- Assignee: Kabushiki Kaisha Toshiba
- Current Assignee: Kabushiki Kaisha Toshiba
- Current Assignee Address: JP Tokyo
- Agency: Oblon, Spivak, McClelland, Maier & Neustadt, L.L.P.
- Priority: JP2008-155113 20080613
- Main IPC: H03K3/356
- IPC: H03K3/356

Abstract:
A semiconductor integrated circuit having a flip-flop with improve soft error resistance, including a controller which controls a clock signal generating circuit to output a first clock signal and a second clock signal with a timing so that logic of data retained in a first data retaining terminal becomes identical to logic of data retained in a third data retaining terminal, and then turns on a first switching circuit to connect between the first data retaining terminal and the first data retaining terminal.
Public/Granted literature
- US20090309640A1 SEMICONDUCTOR INTEGRATED CIRCUIT INCLUDING A MASTER-SLAVE FLIP-FLOP Public/Granted day:2009-12-17
Information query
IPC分类: