Invention Grant
US08048794B2 3D silicon-silicon die stack structure and method for fine pitch interconnection and vertical heat transport
有权
三维硅 - 硅片堆叠结构和细间距互连和垂直热传输的方法
- Patent Title: 3D silicon-silicon die stack structure and method for fine pitch interconnection and vertical heat transport
- Patent Title (中): 三维硅 - 硅片堆叠结构和细间距互连和垂直热传输的方法
-
Application No.: US12543110Application Date: 2009-08-18
-
Publication No.: US08048794B2Publication Date: 2011-11-01
- Inventor: John U. Knickerbocker
- Applicant: John U. Knickerbocker
- Applicant Address: US NY Armonk
- Assignee: International Business Machines Corporation
- Current Assignee: International Business Machines Corporation
- Current Assignee Address: US NY Armonk
- Agency: F. Chau & Associates, LLC
- Agent Daniel P. Morris, Esq.
- Main IPC: H01L29/06
- IPC: H01L29/06

Abstract:
A method of fabricating a thin wafer die includes creating circuits and front-end-of-line wiring on a silicon wafer, drilling holes in a topside of the wafer, depositing an insulator on the drilled holes surface to provide a dielectric insulator, removing any excess surface deposition from the surface, putting a metal fill into the holes to form through-silicon-vias (TSV), creating back-end-of-line wiring and pads on the top surface for interconnection, thinning down the wafer to expose the insulator in from the TSVs to adapt the TSVs to be contacted from a backside of the wafer, depositing an insulating layer which contacts the TSV dielectric, thinning down the backside of the wafer, opening through the dielectric to expose the conductor of the TSV to provide a dielectric insulation about exposed backside silicon, and depositing ball limiting metallurgy pads and solder bumps on the backside of the wafer to form an integrated circuit.
Public/Granted literature
Information query
IPC分类: