Invention Grant
US08050114B2 Memory device having a single pass-gate transistor per bitline column multiplexer coupled to latch circuitry and method thereof 有权
每个位线列多路复用器连接到锁存电路的单通道栅晶体管的存储器件及其方法

Memory device having a single pass-gate transistor per bitline column multiplexer coupled to latch circuitry and method thereof
Abstract:
A memory device, and method of operation of such a device, are provided. The memory device comprises an array of memory cells arranged in a plurality of rows and a plurality of columns, at least one bit line being associated with each column. Column multiplexer circuitry is coupled to the plurality of columns, for inputting write data into a selected column during a write operation and for outputting an indication of read data sensed from a selected column during a read operation. The column multiplexer circuitry comprises a single pass gate transistor per bit line, and latch circuitry is then used to detect the read data from the indication of read data output by the column multiplexer circuitry during the read operation, and to store that detected read data. Such an approach provides a particularly area efficient construction for the column multiplexer circuitry whilst enabling correct evaluation of the read data held in the addressed memory cell.
Public/Granted literature
Information query
Patent Agency Ranking
0/0