Invention Grant
- Patent Title: Timing-aware test generation and fault simulation
- Patent Title (中): 定时识别测试生成和故障模拟
-
Application No.: US11796374Application Date: 2007-04-27
-
Publication No.: US08051352B2Publication Date: 2011-11-01
- Inventor: Xijiang Lin , Kun-Han Tsai , Mark Kassab , Chen Wang , Janusz Rajski
- Applicant: Xijiang Lin , Kun-Han Tsai , Mark Kassab , Chen Wang , Janusz Rajski
- Applicant Address: US OR Wilsonville
- Assignee: Mentor Graphics Corporation
- Current Assignee: Mentor Graphics Corporation
- Current Assignee Address: US OR Wilsonville
- Agency: Klarquist Sparkman, LLP
- Main IPC: G01R31/28
- IPC: G01R31/28 ; G06F11/00

Abstract:
Disclosed herein are exemplary methods, apparatus, and systems for performing timing-aware automatic test pattern generation (ATPG) that can be used, for example, to improve the quality of a test set generated for detecting delay defects or holding time defects. In certain embodiments, timing information derived from various sources (e.g. from Standard Delay Format (SDF) files) is integrated into an ATPG tool. The timing information can be used to guide the test generator to detect the faults through certain paths (e.g., paths having a selected length, or range of lengths, such as the longest or shortest paths). To avoid propagating the faults through similar paths repeatedly, a weighted random method can be used to improve the path coverage during test generation. Experimental results show that significant test quality improvement can be achieved when applying embodiments of timing-aware ATPG to industrial designs.
Public/Granted literature
- US20070288822A1 Timing-aware test generation and fault simulation Public/Granted day:2007-12-13
Information query