Invention Grant
- Patent Title: Clock model for formal verification of a digital circuit description
- Patent Title (中): 数字电路描述的形式验证时钟模型
-
Application No.: US12343415Application Date: 2008-12-23
-
Publication No.: US08060847B2Publication Date: 2011-11-15
- Inventor: James Andrew Garrard Seawright , Jeremy Rutledge Levitt , Christophe Gauthron
- Applicant: James Andrew Garrard Seawright , Jeremy Rutledge Levitt , Christophe Gauthron
- Applicant Address: US OR Wilsonville
- Assignee: Mentor Graphics Corporation
- Current Assignee: Mentor Graphics Corporation
- Current Assignee Address: US OR Wilsonville
- Agency: Klarquist Sparkman
- Main IPC: G06F17/50
- IPC: G06F17/50

Abstract:
An edge clock model is used to capture states from a logic-level simulation of a circuit description. The states are captured at clock edges, or transitions, according to an edge clock model based on a clock specification for the circuit description. The captured states and associated attributes are used in formal verification of the circuit description. This approach helps to reduce or eliminate inaccuracies and other issues with other clock models such as a phase clock model. In one embodiment, a phase clock model can be used in addition to the edge clock model. In another embodiment, the edge clock states can be used to generate states according to different clock models, such as the phase clock model.
Public/Granted literature
- US20090144684A1 CLOCK MODEL FOR FORMAL VERIFICATION OF A DIGITAL CIRCUIT DESCRIPTION Public/Granted day:2009-06-04
Information query