Invention Grant
US08089103B2 Integrated circuit device with gate level region including at least three linear-shaped conductive segments having offset line ends and forming three transistors of first type and one transistor of second type 有权
集成电路器件,其栅极电平区域包括至少三个具有偏移线端部的线状导电段,并形成第一类型的三个晶体管和第二类型的一个晶体管

  • Patent Title: Integrated circuit device with gate level region including at least three linear-shaped conductive segments having offset line ends and forming three transistors of first type and one transistor of second type
  • Patent Title (中): 集成电路器件,其栅极电平区域包括至少三个具有偏移线端部的线状导电段,并形成第一类型的三个晶体管和第二类型的一个晶体管
  • Application No.: US12567609
    Application Date: 2009-09-25
  • Publication No.: US08089103B2
    Publication Date: 2012-01-03
  • Inventor: Scott T. BeckerMichael C. Smayling
  • Applicant: Scott T. BeckerMichael C. Smayling
  • Applicant Address: US CA Los Gatos
  • Assignee: Tela Innovations, Inc.
  • Current Assignee: Tela Innovations, Inc.
  • Current Assignee Address: US CA Los Gatos
  • Agency: Martine Penilla Group, LLP
  • Main IPC: H01L27/10
  • IPC: H01L27/10
Integrated circuit device with gate level region including at least three linear-shaped conductive segments having offset line ends and forming three transistors of first type and one transistor of second type
Abstract:
A semiconductor device includes a substrate portion having a plurality of diffusion regions defined therein. A gate electrode level region is formed above the substrate portion to include conductive features defined to extend in only a first parallel direction. Adjacent ones of the conductive features that share a common line of extent in the first parallel direction are fabricated from respective originating layout features that are separated from each other by an end-to-end spacing having a substantially equal and minimum size across the gate electrode level region. A width of the conductive features is less than a wavelength of light used in a photolithography process for their fabrication. Some of the conductive features extend over the plurality of diffusion regions to form PMOS or NMOS transistor devices. A total number of the PMOS and NMOS transistor devices in the gate electrode level region is greater than or equal to eight.
Information query
Patent Agency Ranking
0/0