Invention Grant
US08090929B2 Generating clock signals for coupled ASIC chips in processor interface with X and Y logic operable in functional and scanning modes 有权
在处理器接口中为耦合ASIC芯片生成时钟信号,X和Y逻辑可在功能和扫描模式下运行

Generating clock signals for coupled ASIC chips in processor interface with X and Y logic operable in functional and scanning modes
Abstract:
A digital system and method of operating the same. The system comprises a processor chip including a first elastic interface domain, wherein the first elastic interface domain comprises a first processor X logic and a first processor Y logic, wherein the first processor X and Y logic comprise first X and Y latches, respectively; and a first ASIC chip electrically coupled to the processor chip, wherein the first processor X and Y logics are configured to be simultaneously in a functional mode, wherein the first processor X logic is configured to switch from the functional mode to a scanning mode while the first processor Y logic remains in the functional mode, and wherein in response to the first processor Y logic being in the functional mode, the first processor Y logic is configured to generate a first reference ASIC clock signal to the first ASIC chip.
Public/Granted literature
Information query
Patent Agency Ranking
0/0