Invention Grant
- Patent Title: Optimization of post-layout arrays of cells for accelerated transistor level simulation
- Patent Title (中): 优化用于加速晶体管级仿真的后置阵列阵列
-
Application No.: US11932352Application Date: 2007-10-31
-
Publication No.: US08091052B2Publication Date: 2012-01-03
- Inventor: Michal J Rewienski , Kevin J Kerns
- Applicant: Michal J Rewienski , Kevin J Kerns
- Applicant Address: US CA Mountain View
- Assignee: Synopsys, Inc.
- Current Assignee: Synopsys, Inc.
- Current Assignee Address: US CA Mountain View
- Agency: Fenwick & West LLP
- Main IPC: G06F9/455
- IPC: G06F9/455 ; G06F17/50

Abstract:
A method for optimizing post-layout array for accelerated transistor level simulation is provided. In some embodiments of the present invention, a post-layout array of cells having a plurality array lines is optimized by forming array line models for the array lines of the post-layout array of cells. Ideal sub-arrays are formed with the cells of the post-layout array. The ideal sub-array can be simulated using conventional techniques such as HAR or SOFA. Furthermore, some embodiments of the present invention also detect and optimize parasitic capacitors to facilitate formation of the ideal sub-arrays.
Public/Granted literature
- US20090113356A1 Optimization of Post-Layout Arrays of Cells for Accelerated Transistor Level Simulation Public/Granted day:2009-04-30
Information query