Invention Grant
- Patent Title: Synchronizing a translation lookaside buffer with an extended paging table
-
Application No.: US12495555Application Date: 2009-06-30
-
Publication No.: US08099581B2Publication Date: 2012-01-17
- Inventor: Steven M. Bennett , Andrew V. Anderson , Gilbert Neiger , Richard Uhlig , Dion Rodgers , Rajesh Madukkaraumukumana , Camron Rust , Sebastian Schoenberg
- Applicant: Steven M. Bennett , Andrew V. Anderson , Gilbert Neiger , Richard Uhlig , Dion Rodgers , Rajesh Madukkaraumukumana , Camron Rust , Sebastian Schoenberg
- Applicant Address: US CA Santa Clara
- Assignee: Intel Corporation
- Current Assignee: Intel Corporation
- Current Assignee Address: US CA Santa Clara
- Agency: Mnemoglyphics, LLC
- Agent Lawrence M. Mennemeier
- Main IPC: G06F12/10
- IPC: G06F12/10

Abstract:
A processor including logic to execute an instruction to synchronize a mapping from a physical address of a guest of a virtualization based system (guest physical address) to a physical address of the host of the virtualization based system (host physical address), and stored in a translation lookaside buffer (TLB), with a corresponding mapping stored in an extended paging table (EPT) of the virtualization based system.
Public/Granted literature
- US20100011186A1 SYNCHRONIZING A TRANSLATION LOOKASIDE BUFFER WITH AN EXTENDED PAGING TABLE Public/Granted day:2010-01-14
Information query