Invention Grant
US08110468B2 DMOS-transistor having improved dielectric strength of drain and source voltages
有权
DMOS晶体管具有改善的漏极和源极电压的介电强度
- Patent Title: DMOS-transistor having improved dielectric strength of drain and source voltages
- Patent Title (中): DMOS晶体管具有改善的漏极和源极电压的介电强度
-
Application No.: US11662356Application Date: 2005-09-07
-
Publication No.: US08110468B2Publication Date: 2012-02-07
- Inventor: Andreas Roth
- Applicant: Andreas Roth
- Applicant Address: DE Erfurt
- Assignee: X-FAB Semiconductor Foundries AG
- Current Assignee: X-FAB Semiconductor Foundries AG
- Current Assignee Address: DE Erfurt
- Agency: Stevens & Showalter LLP
- Priority: DE102004043284 20040908
- International Application: PCT/DE2005/001567 WO 20050907
- International Announcement: WO2006/026974 WO 20060316
- Main IPC: H01L29/66
- IPC: H01L29/66 ; H01L21/336

Abstract:
A DMOS-transistor having enhanced dielectric strength includes a first well region. A highly doped source region is located in the first well region and is complementarily doped thereto. A highly doped bulk connection region is located in the first well region and has the same type of doping as the first well region. A gate electrode and a gate insulation layer for forming a transistor channel are included on a surface of the first well region. The DMOS-transistor further comprises an isolation structure, a highly doped drain doping region, and a second well complementarily doped to the first well region. The second well accommodates the first well region and the drain doping region. A highly doped region is formed at least adjacent to the second well and has the same type of doping as the second well for enhancing the dielectric strength of the highly doped source region.
Public/Granted literature
- US20090236661A1 DMOS-transistor having improved dielectric strength of drain source voltages Public/Granted day:2009-09-24
Information query
IPC分类: