Invention Grant
US08110901B2 Vertical field effect transistor arrays including gate electrodes annularly surrounding semiconductor pillars
有权
垂直场效应晶体管阵列,包括围绕半导体柱的环形环形栅电极
- Patent Title: Vertical field effect transistor arrays including gate electrodes annularly surrounding semiconductor pillars
- Patent Title (中): 垂直场效应晶体管阵列,包括围绕半导体柱的环形环形栅电极
-
Application No.: US12851232Application Date: 2010-08-05
-
Publication No.: US08110901B2Publication Date: 2012-02-07
- Inventor: Matthew J. Breitwisch , Chung H. Lam , Alejandro G. Schrott
- Applicant: Matthew J. Breitwisch , Chung H. Lam , Alejandro G. Schrott
- Applicant Address: US NY Armonk
- Assignee: International Business Machines Corporation
- Current Assignee: International Business Machines Corporation
- Current Assignee Address: US NY Armonk
- Agency: Scully, Scott, Murphy & Presser, P.C.
- Agent Vazken Alexanian
- Main IPC: H01L29/78
- IPC: H01L29/78

Abstract:
Vertical field effect transistor semiconductor structures and methods for fabrication of the vertical field effect transistor semiconductor structures provide an array of semiconductor pillars. Each vertical portion of each semiconductor pillar in the array of semiconductor pillars has a linewidth greater than a separation distance to an adjacent semiconductor pillar. Alternatively, the array may comprise semiconductor pillars with different linewidths, optionally within the context of the foregoing linewidth and separation distance limitations. A method for fabricating the array of semiconductor pillars uses a minimally photolithographically dimensioned pillar mask layer that is annularly augmented with at least one spacer layer prior to being used as an etch mask.
Public/Granted literature
- US20100301409A1 VERTICAL FIELD EFFECT TRANSISTOR ARRAYS AND METHODS FOR FABRICATION THEREOF Public/Granted day:2010-12-02
Information query
IPC分类: