Invention Grant
- Patent Title: High-performance one-transistor memory cell
- Patent Title (中): 高性能单晶体管存储单元
-
Application No.: US10612793Application Date: 2003-07-02
-
Publication No.: US08125003B2Publication Date: 2012-02-28
- Inventor: Arup Bhattacharyya
- Applicant: Arup Bhattacharyya
- Applicant Address: US ID Boise
- Assignee: Micron Technology, Inc.
- Current Assignee: Micron Technology, Inc.
- Current Assignee Address: US ID Boise
- Agency: Schwegman, Lundberg, Woessner, P.A.
- Main IPC: G11C17/06
- IPC: G11C17/06

Abstract:
One aspect of this disclosure relates to a memory cell. In various embodiments, the memory cell includes an access transistor having a floating node, and a diode connected between the floating node and a diode reference potential line. The diode includes an anode, a cathode, and an intrinsic region between the anode and the cathode. A charge representative of a memory state of the memory cell is held across the intrinsic region of the diode. In various embodiments, the memory cell is implemented in bulk semiconductor technology. In various embodiments, the memory cell is implemented in semiconductor-on-insulator technology. In various embodiments, the diode is gate-controlled. In various embodiments, the diode is charge enhanced by an intentionally generated charge in a floating body of an SOI access transistor. Various embodiments include laterally-oriented diodes (stacked and planar configurations), and various embodiments include vertically-oriented diodes. Other aspects and embodiments are provided herein.
Public/Granted literature
- US20050001232A1 High-performance one-transistor memory cell Public/Granted day:2005-01-06
Information query