Invention Grant
US08129243B2 Methods of forming non-volatile memory having tunnel insulator of increasing conduction band offset
有权
形成具有增加导带偏移的隧道绝缘体的非易失性存储器的方法
- Patent Title: Methods of forming non-volatile memory having tunnel insulator of increasing conduction band offset
- Patent Title (中): 形成具有增加导带偏移的隧道绝缘体的非易失性存储器的方法
-
Application No.: US12247608Application Date: 2008-10-08
-
Publication No.: US08129243B2Publication Date: 2012-03-06
- Inventor: Arup Bhattacharyya
- Applicant: Arup Bhattacharyya
- Applicant Address: US ID Boise
- Assignee: Micron Technology, Inc.
- Current Assignee: Micron Technology, Inc.
- Current Assignee Address: US ID Boise
- Agency: Leffert Jay & Polglaze, P.A.
- Main IPC: H01L21/336
- IPC: H01L21/336

Abstract:
Methods of forming non-volatile memory cell structures are described that facilitate the use of band-gap engineered gate stacks with asymmetric tunnel barriers in reverse and normal mode floating node memory cells that allow for direct tunnel programming and erase, while maintaining high charge blocking barriers and deep carrier trapping sites for good charge retention. The low voltage direct tunneling program and erase capability reduces damage to the gate stack and the crystal lattice from high energy carriers, reducing write fatigue and enhancing device lifespan. The low voltage direct tunnel program and erase capability also enables size reduction through low voltage design and further device feature scaling. Such memory cells also allow multiple bit storage. These characteristics allow such memory cells to operate within the definition of a universal memory, capable of replacing both DRAM and ROM in a system.
Public/Granted literature
- US20090035904A1 METHODS OF FORMING NON-VOLATILE MEMORY HAVING TUNNEL INSULATOR OF INCREASING CONDUCTION BAND OFFSET Public/Granted day:2009-02-05
Information query
IPC分类: