Invention Grant
- Patent Title: System and method of computing pin criticalities under process variations for timing analysis and optimization
- Patent Title (中): 在时序分析和优化过程中计算引脚临界值的系统和方法
-
Application No.: US11733749Application Date: 2007-04-10
-
Publication No.: US08151229B1Publication Date: 2012-04-03
- Inventor: Hongliang Chang , Oleg Levitsky , Nikolay Rubanov , Vassilios Gerousis
- Applicant: Hongliang Chang , Oleg Levitsky , Nikolay Rubanov , Vassilios Gerousis
- Applicant Address: US CA San Jose
- Assignee: Cadence Design Systems, Inc.
- Current Assignee: Cadence Design Systems, Inc.
- Current Assignee Address: US CA San Jose
- Agency: Alford Law Group, Inc.
- Agent William E. Alford; George L. Fountain
- Main IPC: G06F17/50
- IPC: G06F17/50

Abstract:
A system and method for determining the criticality of each timing pin in a circuit design are disclosed. The criticality of a timing pin is the probability that the timing pin is on the path with the worst slack in the circuit design. According to the methodology, the slack for each timing pin is calculated, wherein each slack is a function of a process random variable. Then, the criticality of each timing pin is determined as the probability of the timing pin having the minimum slack among the slacks in an independent critical set of timing pins. The criticality of each timing pin may then be normalized. By determining the criticalities of the timing pins in a circuit design, a circuit design system may be able to more easily identify portions of the circuit design that need modification for timing and other purposes.
Public/Granted literature
- US2650069A Submarine core sampling Public/Granted day:1953-08-25
Information query