Invention Grant
- Patent Title: Integrated transistor and anti-fuse as programming element for a high-voltage integrated circuit
- Patent Title (中): 集成晶体管和反熔丝作为高压集成电路的编程元件
-
Application No.: US12800096Application Date: 2010-05-07
-
Publication No.: US08164125B2Publication Date: 2012-04-24
- Inventor: Sujit Banerjee , Martin H. Manley
- Applicant: Sujit Banerjee , Martin H. Manley
- Applicant Address: US CA San Jose
- Assignee: Power Integrations, Inc.
- Current Assignee: Power Integrations, Inc.
- Current Assignee Address: US CA San Jose
- Agency: The Law Offices of Bradley J. Bereznak
- Main IPC: H01L29/76
- IPC: H01L29/76 ; H01L29/94 ; H01L31/062 ; H01L31/113 ; H01L31/119

Abstract:
A semiconductor device includes an N type well region in a P type substrate. A source region of a MOSFET is laterally separated from a boundary of the well region, which includes the drain of the MOSFET. An insulated gate of the MOSFET extends laterally from the source region to at least just past the boundary of the well region. A polysilicon layer, which forms a first plate of a capacitive anti-fuse, is insulated from an area of the well region, which forms the second plate of the anti-fuse. The anti-fuse is programmed by application of a voltage across the first and second capacitive plates sufficient to destroy at least a portion of the second dielectric layer, thereby electrically shorting the polysilicon layer to the drain of the HVFET.
Public/Granted literature
- US20110272758A1 Integrated transistor and anti-fuse as programming element for a high-voltage integrated circuit Public/Granted day:2011-11-10
Information query
IPC分类: