Invention Grant
- Patent Title: Circuitry and method for preventing base-emitter junction reverse bias in comparator differential input transistor pair
-
Application No.: US12804658Application Date: 2010-07-27
-
Publication No.: US08164364B2Publication Date: 2012-04-24
- Inventor: Jerry L. Doorenbos , Sudarshan Udayashankar
- Applicant: Jerry L. Doorenbos , Sudarshan Udayashankar
- Applicant Address: US TX Dallas
- Assignee: Texas Instruments Incorporated
- Current Assignee: Texas Instruments Incorporated
- Current Assignee Address: US TX Dallas
- Agent John J. Patti; Wade J. Brady, III; Frederick J. Telecky, Jr.
- Main IPC: H03K5/22
- IPC: H03K5/22

Abstract:
A differential input circuit (1-1) includes first (Q0) and second (Q1) input transistors having control electrodes coupled to first (Vin+) and second (Vin−) input signals, respectively. A pass transistor (P3) is coupled between first electrodes of the first and second input transistors. First (N1) and second (N2) level shift transistors have control electrodes coupled to the first and second input signals, respectively. A voltage selector circuit (22) selects a voltage on a first electrode of one of the first and second level shift transistors according to which is at a higher voltage, and produces a corresponding control voltage (V19) on a control electrode of the pass transistor so as to limit a voltage difference between the first electrode and the control electrode of the first input transistor (Q0) when it is turned off in response to a large difference between the first and second input signals.
Public/Granted literature
Information query
IPC分类: