Invention Grant
- Patent Title: Semiconductor package with embedded die
- Patent Title (中): 半导体封装带嵌入式裸片
-
Application No.: US11595638Application Date: 2006-11-10
-
Publication No.: US08174119B2Publication Date: 2012-05-08
- Inventor: Rajendra D. Pendse
- Applicant: Rajendra D. Pendse
- Applicant Address: SG Singapore
- Assignee: STATS ChipPAC, Ltd.
- Current Assignee: STATS ChipPAC, Ltd.
- Current Assignee Address: SG Singapore
- Agency: Patent Law Group: Atkins & Associates, P.C.
- Agent Robert D. Atkins
- Main IPC: H01L23/52
- IPC: H01L23/52

Abstract:
A semiconductor package having an embedded die and solid vertical interconnections, such as stud bump interconnections, for increased integration in the direction of the z-axis (i.e., in a direction normal to the circuit side of the die). The semiconductor package can include a die mounted in a face-up configuration (similar to a wire bond package) or in a face-down or flip chip configuration.
Public/Granted literature
- US20080111233A1 Semiconductor package with embedded die Public/Granted day:2008-05-15
Information query
IPC分类: