Invention Grant
US08175095B2 Systems and methods for sending data packets between multiple FPGA devices
有权
用于在多个FPGA器件之间发送数据包的系统和方法
- Patent Title: Systems and methods for sending data packets between multiple FPGA devices
- Patent Title (中): 用于在多个FPGA器件之间发送数据包的系统和方法
-
Application No.: US12340094Application Date: 2008-12-19
-
Publication No.: US08175095B2Publication Date: 2012-05-08
- Inventor: Joshua D. Anderson , Scott M. Burkart , Matthew P. DeLaquil , Deepak Prasanna
- Applicant: Joshua D. Anderson , Scott M. Burkart , Matthew P. DeLaquil , Deepak Prasanna
- Applicant Address: US TX Greenville
- Assignee: L3 Communications Integrated Systems, L.P.
- Current Assignee: L3 Communications Integrated Systems, L.P.
- Current Assignee Address: US TX Greenville
- Agency: Hovey Williams LLP
- Main IPC: H04L12/56
- IPC: H04L12/56

Abstract:
Application Specific Integrated Circuit (“ASIC”) devices, such as Field Programmable Gate Arrays (“FPGAs”), may be interconnected using serial I/O connections, such as high speed multi-gigabit serial transceiver (“MGT”) connections. For example, serial I/O connections may be employed to interconnect a pair of ASICs to create a high bandwidth, low signal count connection, and in a manner so that any given pair of multiple ASIC devices on a single circuit card may communicate with each other through no more than one serial data communication link connection step. A reconfigurable hardware architecture (“RHA”) may be configured to include a communications infrastructure that uses a high-bandwidth packet router to establish standard communications protocols between multiple interfaces and/or multiple devices that may be present on a single circuit card. Dynamically-sized data packets, sized in accordance with the amount of data ready to be sent, are transferred between the devices and/or interfaces on the card.
Public/Granted literature
- US20100157854A1 SYSTEMS AND METHODS FOR SENDING DATA PACKETS BETWEEN MULTIPLE FPGA DEVICES Public/Granted day:2010-06-24
Information query