Invention Grant
US08193065B2 Asymmetric source and drain stressor regions 有权
不对称源极和漏极应力区域

Asymmetric source and drain stressor regions
Abstract:
A method forms a structure has a substrate having at least one semiconductor channel region, a gate dielectric on the upper surface of the substrate over the semiconductor channel region, and a gate conductor on the gate dielectric. Asymmetric sidewall spacers are located on the sidewalls of the gate conductor and asymmetric source and drain regions are located within the substrate adjacent the semiconductor channel region. One source/drain region is positioned closer to the midpoint of the gate conductor than is the other source/drain region. The source and drain regions comprise a material that induces physical stress upon the semiconductor channel region.
Public/Granted literature
Information query
Patent Agency Ranking
0/0