Invention Grant
- Patent Title: Charge loss compensation during programming of a memory device
- Patent Title (中): 存储器件编程期间的充电损耗补偿
-
Application No.: US13173171Application Date: 2011-06-30
-
Publication No.: US08194460B2Publication Date: 2012-06-05
- Inventor: Violante Moschiano , Michele Incarnati , Giovanni Santin , Danilo Orlandi
- Applicant: Violante Moschiano , Michele Incarnati , Giovanni Santin , Danilo Orlandi
- Applicant Address: US ID Boise
- Assignee: Micron Technology, Inc.
- Current Assignee: Micron Technology, Inc.
- Current Assignee Address: US ID Boise
- Agency: Leffert Jay & Polglaze, P.A.
- Priority: ITRM2008A0114 20080229
- Main IPC: G11C16/04
- IPC: G11C16/04

Abstract:
A selected memory cell on a selected word line is programmed through a plurality of programming pulses that are incremented by a step voltage. After a successful program verify operation, programming of the selected memory cell is inhibited while other memory cells of the selected word line are being programmed. Another program verify operation is performed on the selected memory cell. If the program verify operation fails, a bit line coupled to the selected cell is biased at the step voltage and a final programming pulse is issued to the selected word line. The selected memory cell is then locked from further programming without evaluating the final program verify operation.
Public/Granted literature
- US20110255344A1 CHARGE LOSS COMPENSATION DURING PROGRAMMING OF A MEMORY DEVICE Public/Granted day:2011-10-20
Information query