Invention Grant
US08198655B1 Regular pattern arrays for memory and logic on a semiconductor substrate
有权
用于半导体衬底上的存储器和逻辑的常规图案阵列
- Patent Title: Regular pattern arrays for memory and logic on a semiconductor substrate
- Patent Title (中): 用于半导体衬底上的存储器和逻辑的常规图案阵列
-
Application No.: US12430410Application Date: 2009-04-27
-
Publication No.: US08198655B1Publication Date: 2012-06-12
- Inventor: Lawrence T. Pileggi , Daniel Morris
- Applicant: Lawrence T. Pileggi , Daniel Morris
- Applicant Address: US PA Pittsburgh
- Assignee: Carnegie Mellon University
- Current Assignee: Carnegie Mellon University
- Current Assignee Address: US PA Pittsburgh
- Agency: Withrow & Terranova, P.L.L.C.
- Main IPC: H01L27/118
- IPC: H01L27/118

Abstract:
An integrated circuit comprising both memory and logic wherein at least one layer of the integrated circuit is fabricated using a common grating pattern for both memory and logic is described. In one embodiment, the integrated circuit comprises a substrate, an active layer, and a gate material layer such as a polysilicon layer, and the active layer, the gate material layer, or both the active layer and the gate material layer are formed using a common grating pattern for both memory and logic. By using a common grating pattern for both memory and logic, a corresponding layer of the integrated circuit can be reliably and affordably manufactured using sub-wavelength lithography.
Information query
IPC分类: