Invention Grant
US08208084B2 Array substrate with test shorting bar and display panel thereof 有权
带有测试短路棒的阵列基板及其显示面板

Array substrate with test shorting bar and display panel thereof
Abstract:
An array substrate having a display region and a peripheral circuit region adjacent to the display region is provided. The array substrate includes a pixel array, a plurality of test shorting bars and a plurality of wires. The pixel array is disposed in the display region. The test shorting bars are disposed in the peripheral circuit region. The wires electrically connected with the pixel array are disposed in the peripheral circuit region. Specially, at least one wire and the test shorting bar share a part for connecting each other and the part forms a common trace.
Public/Granted literature
Information query
Patent Agency Ranking
0/0