Invention Grant
- Patent Title: Protocol for maintaining cache coherency in a CMP
- Patent Title (中): 用于在CMP中维护高速缓存一致性的协议
-
Application No.: US10749752Application Date: 2003-12-30
-
Publication No.: US08209490B2Publication Date: 2012-06-26
- Inventor: Matthew Mattina , George Z. Chrysos
- Applicant: Matthew Mattina , George Z. Chrysos
- Applicant Address: US CA Santa Clara
- Assignee: Intel Corporation
- Current Assignee: Intel Corporation
- Current Assignee Address: US CA Santa Clara
- Agency: Mnemoglyphics, LLC
- Agent Lawrence M. Mennemeier
- Main IPC: G06F12/00
- IPC: G06F12/00 ; G06F13/00 ; G06F13/28 ; G06F9/26 ; G06F9/34

Abstract:
The present application is a protocol for maintaining cache coherency in a CMP. The CMP design contains multiple processor cores with each core having it own private cache. In addition, the CMP has a single on-ship shared cache. The processor cores and the shared cache may be connected together with a synchronous, unbuffered bidirectional ring interconnect. In the present protocol, a single INVALIDATEANDACKNOWLEDGE message is sent on the ring to invalidate a particular core and acknowledge a particular core.
Public/Granted literature
- US20050144390A1 Protocol for maintaining cache coherency in a CMP Public/Granted day:2005-06-30
Information query