Invention Grant
US08218376B2 Reduced power consumption in retain-till-accessed static memories
有权
在保留直到访问的静态存储器中降低功耗
- Patent Title: Reduced power consumption in retain-till-accessed static memories
- Patent Title (中): 在保留直到访问的静态存储器中降低功耗
-
Application No.: US12764369Application Date: 2010-04-21
-
Publication No.: US08218376B2Publication Date: 2012-07-10
- Inventor: Anand Seshadri , Hugh Thomas Mair
- Applicant: Anand Seshadri , Hugh Thomas Mair
- Applicant Address: US TX Dallas
- Assignee: Texas Instruments Incorporated
- Current Assignee: Texas Instruments Incorporated
- Current Assignee Address: US TX Dallas
- Agent Rose Alyssa Keagy; Wade J. Brady, III; Frederick J. Telecky, Jr.
- Main IPC: G11C5/14
- IPC: G11C5/14

Abstract:
Bias circuitry for a static random-access memory (SRAM) with a retain-till-accessed (RTA) mode. The memory is constructed of multiple memory array blocks, each including SRAM cells formed of array transistors; functional and other circuitry outside of the array are formed of core transistors, constructed differently from the array transistors. Bias devices are included within each memory array block, the bias devices constructed as one or more array transistors. The bias devices for a memory array block may be connected in parallel with one another. In the RTA mode, the bias devices drop the power supply voltage differential across each of the SRAM cells. In a normal operating mode, a core transistor serves as a switch, shorting out the bias devices so that the full power supply differential appears across the SRAM cells.
Public/Granted literature
- US20110261629A1 Reduced Power Consumption in Retain-Till-Accessed Static Memories Public/Granted day:2011-10-27
Information query