Invention Grant
US08222967B1 Receiver equalizer circuitry having wide data rate and input common mode voltage ranges
有权
接收机均衡器电路具有宽数据速率和输入共模电压范围
- Patent Title: Receiver equalizer circuitry having wide data rate and input common mode voltage ranges
- Patent Title (中): 接收机均衡器电路具有宽数据速率和输入共模电压范围
-
Application No.: US12644128Application Date: 2009-12-22
-
Publication No.: US08222967B1Publication Date: 2012-07-17
- Inventor: Sangeeta Raman , Tim Tri Hoang , Sergey Yuryevich Shumarayev
- Applicant: Sangeeta Raman , Tim Tri Hoang , Sergey Yuryevich Shumarayev
- Applicant Address: US CA San Jose
- Assignee: Altera Corporation
- Current Assignee: Altera Corporation
- Current Assignee Address: US CA San Jose
- Agency: Ropes & Gray LLP
- Main IPC: H03H7/30
- IPC: H03H7/30 ; H03F3/45

Abstract:
Equalizer circuitry on an integrated circuit (“IC”) includes a plurality of NMOS equalizer stages connected in series. Each NMOS stage may include folded active inductor circuitry. Each NMOS stage may also include various circuit elements having controllably variable circuit parameters so that the equalizer can be controllably adapted to perform for any of a wide range of high-speed serial data signal bit rates and other variations of communication protocols and/or communication conditions. For example, each NMOS stage may be programmable to control at least one of bandwidth and power consumption of the equalizer circuitry. The equalizer may also have a first PMOS stage that can be used instead of the first NMOS stage in cases in which the voltage of the incoming signal to be equalized is too low for an initial NMOS stage.
Information query