Invention Grant
- Patent Title: Integrated circuit having TSVS including hillock suppression
- Patent Title (中): 具有TSVS的集成电路,包括小丘抑制
-
Application No.: US12726057Application Date: 2010-03-17
-
Publication No.: US08227839B2Publication Date: 2012-07-24
- Inventor: Jeffrey Alan West
- Applicant: Jeffrey Alan West
- Applicant Address: US TX Dallas
- Assignee: Texas Instruments Incorporated
- Current Assignee: Texas Instruments Incorporated
- Current Assignee Address: US TX Dallas
- Agent Steven A. Shaw; W. James Brady; Frederick J. Telecky, Jr.
- Main IPC: H01L23/48
- IPC: H01L23/48 ; H01L29/40

Abstract:
A method for fabricating integrated circuit (ICs) having through substrate vias (TSVs) includes forming active circuit elements on a semiconductor wafer and then forming a plurality of embedded vias through the top side of the wafer. A metal filler layer including a filler metal is deposited to fill the embedded vias. Chemical mechanical polishing (CMP) then forms a plurality of embedded TSVs that have polished top TSV surfaces having exposed filler metal. An electrically conductive hillock suppression structure is formed by forming a silicon or germanium doped region, or a silicide or germanicide at the polished top TSV surface or by forming a metal layer on the polished top TSV surface having a composition different from the filler metal. A dielectric layer is deposited on the semiconductor wafer including over the hillock suppression structure. The dielectric layer is removed over the polished top TSV surface to allow metal contact thereto.
Public/Granted literature
- US20110227227A1 INTEGRATED CIRCUIT HAVING TSVS INCLUDING HILLOCK SUPPRESSION Public/Granted day:2011-09-22
Information query
IPC分类: