Invention Grant
- Patent Title: Tape wiring substrate and semiconductor chip package
- Patent Title (中): 胶带接线基板和半导体芯片封装
-
Application No.: US12379354Application Date: 2009-02-19
-
Publication No.: US08228677B2Publication Date: 2012-07-24
- Inventor: Daisuke Kunimatsu , Takehiro Takayanagi
- Applicant: Daisuke Kunimatsu , Takehiro Takayanagi
- Applicant Address: JP
- Assignee: Lapis Semiconductor Co., Ltd.
- Current Assignee: Lapis Semiconductor Co., Ltd.
- Current Assignee Address: JP
- Agency: Rabin & Berdo, P.C.
- Priority: JP2008-066040 20080314
- Main IPC: H05K1/00
- IPC: H05K1/00

Abstract:
A second output wiring and a third output wiring enter into a chip mounting portion while coming across a second side and a third side of the chip mounting portion. The other end portions of the second output wiring and the third output wiring enter into the chip mounting portion are bent toward a fourth side of the chip mounting portion, and are connected to an output pad and an output pad provided along a fourth side of the semiconductor chip. An input wiring extends along the fourth side of the chip mounting portion, is bent from a midstream to enter into the chip mounting portion while coming across the fourth side of the chip mounting portion, and is connected to an input pad provided along the fourth side of the semiconductor chip.
Public/Granted literature
- US20090231823A1 Tape wiring substrate and semiconductor chip package Public/Granted day:2009-09-17
Information query