Invention Grant
- Patent Title: Latency control circuit and method using queuing design method
- Patent Title (中): 延迟控制电路和使用排队设计方法的方法
-
Application No.: US13178846Application Date: 2011-07-08
-
Publication No.: US08230140B2Publication Date: 2012-07-24
- Inventor: Byung-Hoon Jeong , Hoe-Ju Chung
- Applicant: Byung-Hoon Jeong , Hoe-Ju Chung
- Applicant Address: KR Samsung-ro, Yeongtong-gu, Suwon-si, Gyeonggi-do
- Assignee: Samsung Electronics Co., Ltd.
- Current Assignee: Samsung Electronics Co., Ltd.
- Current Assignee Address: KR Samsung-ro, Yeongtong-gu, Suwon-si, Gyeonggi-do
- Agency: Muir Patent Consulting, PLLC
- Priority: KR10-2006-0077121 20060816
- Main IPC: G06F3/00
- IPC: G06F3/00

Abstract:
A latency control circuit includes a FIFO controller and a register unit. The FIFO controller may generate an increase signal according to an external command, and generate a decrease signal according to an internal command. The FIFO controller may also enable a depth point signal responsive to the increase signal and the decrease signal. The register unit may include n registers. The value n (rounded off) may be obtained by dividing a larger value of a maximum number of additive latencies and a maximum number of write latencies by a column cycle delay time (tCCD). The registers may store an address received with the external command responsive to the increase signal and a clock signal, and may shift either the address or a previous address to a neighboring register. The latency control circuit transmits an address stored in a register as a column address corresponding to the enabled depth point signal.
Public/Granted literature
- US20110264874A1 LATENCY CONTROL CIRCUIT AND METHOD USING QUEUING DESIGN METHOD Public/Granted day:2011-10-27
Information query