Invention Grant
- Patent Title: Reference potential generating circuit of semiconductor memory
- Patent Title (中): 半导体存储器的参考电位产生电路
-
Application No.: US12730362Application Date: 2010-03-24
-
Publication No.: US08243531B2Publication Date: 2012-08-14
- Inventor: Akihiro Hirota
- Applicant: Akihiro Hirota
- Applicant Address: JP Tokyo
- Assignee: OKI Semiconductor Co., Ltd.
- Current Assignee: OKI Semiconductor Co., Ltd.
- Current Assignee Address: JP Tokyo
- Agency: Volentine & Whitt, PLLC
- Priority: JP2009-076404 20090326
- Main IPC: G11C7/00
- IPC: G11C7/00 ; G11C7/04 ; G11C5/14

Abstract:
There is provided a reference potential generating circuit of a semiconductor memory, including: a first MOS transistor group that includes a plurality of first MOS transistors that are connected in series; a second MOS transistor that is connected in series to the first MOS transistor group; a third MOS transistor that is connected in parallel to the circuit in which the first MOS transistor group and the second MOS transistor are connected in series, has a gate connected to a connection point of the first MOS transistor group and the second MOS transistor, and corrects a reference potential from a connection point of the first MOS transistors; and a fourth MOS transistor that is connected to the gate of the third MOS transistor, and decreases the potential of the gate of the third MOS transistor when a permission signal to supply power to the semiconductor memory is input.
Public/Granted literature
- US20100246283A1 REFERENCE POTENTIAL GENERATING CIRCUIT OF SEMICONDUCTOR MEMORY Public/Granted day:2010-09-30
Information query