Invention Grant
US08258547B2 Semiconductor device with linearly restricted gate level region including two transistors of first type and two transistors of second type with offset gate contacts
有权
具有线性限制的栅极电平区域的半导体器件包括第一类型的两个晶体管和具有偏移栅极触点的第二类型的两个晶体管
- Patent Title: Semiconductor device with linearly restricted gate level region including two transistors of first type and two transistors of second type with offset gate contacts
- Patent Title (中): 具有线性限制的栅极电平区域的半导体器件包括第一类型的两个晶体管和具有偏移栅极触点的第二类型的两个晶体管
-
Application No.: US12563076Application Date: 2009-09-18
-
Publication No.: US08258547B2Publication Date: 2012-09-04
- Inventor: Scott T. Becker , Michael C. Smayling
- Applicant: Scott T. Becker , Michael C. Smayling
- Applicant Address: US CA Los Gatos
- Assignee: Tela Innovations, Inc.
- Current Assignee: Tela Innovations, Inc.
- Current Assignee Address: US CA Los Gatos
- Agency: Martine Penilla Group, LLP
- Main IPC: H01L27/10
- IPC: H01L27/10

Abstract:
A restricted layout region includes a diffusion level layout including a number of diffusion region layout shapes that define at least one p-type diffusion region and at least one n-type diffusion region separated by a central inactive region. A gate electrode level layout is defined above the diffusion level layout to include linear-shaped layout features placed to extend in only a first parallel direction. Adjacent linear-shaped layout features that share a common line of extent in the first parallel direction are separated from each other by an end-to-end spacing that is substantially equal across the gate electrode level layout and that is minimized to an extent allowed by a semiconductor device manufacturing capability. A number of PMOS transistor devices is equal to a number of NMOS transistor devices in the restricted layout region. The restricted layout region corresponds to an entire gate electrode level of a cell layout.
Public/Granted literature
Information query
IPC分类: