Invention Grant
US08258548B2 Semiconductor device with gate level including four transistors of first type and four transistors of second type separated by non-diffusion region with restricted gate contact placement over separating non-diffusion region 有权
具有栅极电平的半导体器件包括第一类型的四个晶体管和第二类型的四个晶体管,由非扩散区域隔开,并且在分离非扩散区域上具有限制的栅极接触放置

  • Patent Title: Semiconductor device with gate level including four transistors of first type and four transistors of second type separated by non-diffusion region with restricted gate contact placement over separating non-diffusion region
  • Patent Title (中): 具有栅极电平的半导体器件包括第一类型的四个晶体管和第二类型的四个晶体管,由非扩散区域隔开,并且在分离非扩散区域上具有限制的栅极接触放置
  • Application No.: US12571998
    Application Date: 2009-10-01
  • Publication No.: US08258548B2
    Publication Date: 2012-09-04
  • Inventor: Scott T. BeckerMichael C. Smayling
  • Applicant: Scott T. BeckerMichael C. Smayling
  • Applicant Address: US CA Los Gatos
  • Assignee: Tela Innovations, Inc.
  • Current Assignee: Tela Innovations, Inc.
  • Current Assignee Address: US CA Los Gatos
  • Agency: Martine Penilla Group, LLP
  • Main IPC: H01L27/10
  • IPC: H01L27/10
Semiconductor device with gate level including four transistors of first type and four transistors of second type separated by non-diffusion region with restricted gate contact placement over separating non-diffusion region
Abstract:
A cell of a semiconductor device includes a substrate portion formed to include a plurality of diffusion regions, including at least one p-type diffusion region and at least one n-type diffusion region separated from each other by one or more non-active regions. The cell includes a gate electrode level including a number of conductive features defined to extend in only a first parallel direction. Each of the conductive features within the gate electrode level is fabricated from a respective originating rectangular-shaped layout feature. Some of the conductive features form respective PMOS and/or NMOS transistor devices. A number of the PMOS transistor devices is equal to a number of the NMOS transistor devices in the gate electrode level of the cell. The cell also includes a number of interconnect levels formed above the gate electrode level.
Information query
Patent Agency Ranking
0/0