Invention Grant
US08258549B2 Semiconductor device including two transistors of first type having gates formed by conductors of different length respectively aligned with two transistors of second type having gates formed by conductors of different length 有权
半导体器件包括第一类型的两个晶体管,其具有由不同长度的导体形成的栅极,分别与具有由不同长度的导体形成的栅极的第二类型的两个晶体管

  • Patent Title: Semiconductor device including two transistors of first type having gates formed by conductors of different length respectively aligned with two transistors of second type having gates formed by conductors of different length
  • Patent Title (中): 半导体器件包括第一类型的两个晶体管,其具有由不同长度的导体形成的栅极,分别与具有由不同长度的导体形成的栅极的第二类型的两个晶体管
  • Application No.: US12572055
    Application Date: 2009-10-01
  • Publication No.: US08258549B2
    Publication Date: 2012-09-04
  • Inventor: Scott T. BeckerMichael C. Smayling
  • Applicant: Scott T. BeckerMichael C. Smayling
  • Applicant Address: US CA Los Gatos
  • Assignee: Tela Innovations, Inc.
  • Current Assignee: Tela Innovations, Inc.
  • Current Assignee Address: US CA Los Gatos
  • Agency: Martine Penilla Group, LLP
  • Main IPC: H01L27/10
  • IPC: H01L27/10
Semiconductor device including two transistors of first type having gates formed by conductors of different length respectively aligned with two transistors of second type having gates formed by conductors of different length
Abstract:
A cell of a semiconductor device includes a substrate portion formed to include at least one p-type diffusion region and at least one n-type diffusion region separated by non-active regions. The cell includes a gate electrode level including a number of conductive features defined to extend in only a first parallel direction. Each of the conductive features within the gate electrode level is fabricated from a respective originating rectangular-shaped layout feature. A width of the conductive features is less than a wavelength of light used in a photolithography process for their fabrication. Some of the conductive features form respective PMOS and/or NMOS transistor devices. A total number of the PMOS and NMOS transistor devices in the cell is greater than or equal to eight. The cell also includes a number of interconnect levels formed above the gate electrode level.
Information query
Patent Agency Ranking
0/0