Invention Grant
US08258551B2 Semiconductor device with gate level including transistors of first type and transistors of second type with corresponding gate contact placement restriction
有权
具有栅极电平的半导体器件包括第一类型的晶体管和具有相应的栅极接触放置限制的第二型晶体管
- Patent Title: Semiconductor device with gate level including transistors of first type and transistors of second type with corresponding gate contact placement restriction
- Patent Title (中): 具有栅极电平的半导体器件包括第一类型的晶体管和具有相应的栅极接触放置限制的第二型晶体管
-
Application No.: US12572228Application Date: 2009-10-01
-
Publication No.: US08258551B2Publication Date: 2012-09-04
- Inventor: Scott T. Becker , Michael C. Smayling
- Applicant: Scott T. Becker , Michael C. Smayling
- Applicant Address: US CA Los Gatos
- Assignee: Tela Innovations, Inc.
- Current Assignee: Tela Innovations, Inc.
- Current Assignee Address: US CA Los Gatos
- Agency: Martine Penilla Group, LLP
- Main IPC: H01L27/10
- IPC: H01L27/10

Abstract:
A cell of a semiconductor device includes a diffusion level including a plurality of diffusion regions separated by inactive regions. The cell also includes a gate electrode level including conductive features defined to extend in only a first parallel direction. Adjacent ones of the conductive features that share a common line of extent in the first parallel direction are fabricated from respective originating layout features that are separated from each other by an end-to-end spacing having a size that is substantially equal across the gate electrode level region and is minimized to an extent allowed by a semiconductor device manufacturing capability. Some of the conductive features form respective PMOS and/or NMOS transistor devices. A number of the PMOS transistor devices is equal to a number of the NMOS transistor devices in the cell. The cell also includes a number of interconnect levels formed above the gate electrode level.
Public/Granted literature
Information query
IPC分类: