Invention Grant
- Patent Title: Conductive channel pseudo block process and circuit to inhibit reverse engineering
- Patent Title (中): 导电通道伪块处理和电路抑制反向工程
-
Application No.: US12949657Application Date: 2010-11-18
-
Publication No.: US08258583B1Publication Date: 2012-09-04
- Inventor: Lap-Wai Chow , William M. Clark, Jr. , Gavin J. Harbison , James P. Baukus
- Applicant: Lap-Wai Chow , William M. Clark, Jr. , Gavin J. Harbison , James P. Baukus
- Applicant Address: US CA Malibu
- Assignee: HRL Laboratories, LLC
- Current Assignee: HRL Laboratories, LLC
- Current Assignee Address: US CA Malibu
- Agency: Ladas & Parry
- Main IPC: H01L27/088
- IPC: H01L27/088

Abstract:
A technique for and structures for camouflaging an integrated circuit structure. The integrated circuit structure is formed by a plurality of layers of material having a controlled outline. A layer of conductive material having a controlled outline is disposed among said plurality of layers to provide artifact edges of the conductive material that resemble one type of transistor (operable vs. non-operable), when in fact another type of transistor was used.
Information query
IPC分类: