Invention Grant
- Patent Title: PLL circuit and optical disc apparatus
- Patent Title (中): PLL电路和光盘装置
-
Application No.: US12773971Application Date: 2010-05-05
-
Publication No.: US08258841B2Publication Date: 2012-09-04
- Inventor: Masaki Sano
- Applicant: Masaki Sano
- Applicant Address: JP Kanagawa
- Assignee: Renesas Electronics Corporation
- Current Assignee: Renesas Electronics Corporation
- Current Assignee Address: JP Kanagawa
- Agency: Young & Thompson
- Priority: JP2009-124160 20090522
- Main IPC: H03L7/06
- IPC: H03L7/06

Abstract:
A PLL circuit includes a polyphase reference clock output circuit that outputs reference clocks, a polyphase frequency divider circuit that outputs divided clocks, which is obtained by dividing frequencies of the reference clocks, a selection switch circuit that selects one of the reference clocks or one of the divided clocks, and outputs the selected clock as a selected clock, a digital VCO that uses the selected clock as an operating clock, and outputs delay amount data indicating a phase difference between an output clock and an ideal phase, where the output clock has a frequency that fluctuates according to a value of frequency control input data, and the ideal phase is calculated according to the output clock and the value of the frequency control input data, and a selection circuit that selects and outputs the output clock synchronized with the divided clocks according to the delay amount data.
Public/Granted literature
- US20100295584A1 PLL CIRCUIT AND OPTICAL DISC APPARATUS Public/Granted day:2010-11-25
Information query